## **Experiment No: 3**

library IEEE; use IEEE.STD LOGIC 1164.ALL; useIEEE.STD\_LOGIC\_unsigned.ALL; -- Uncomment the following library declaration if using -- arithmetic functions with Signed or Unsigned values --use IEEE.NUMERIC\_STD.ALL; -- Uncomment the following library declaration if instantiating -- any Xilinx primitives in this code. --library UNISIM; --use UNISIM.VComponents.all; entitymodncount is Port ( clk : in STD\_LOGIC; clr:in STD LOGIC; q:inout STD\_LOGIC\_VECTOR (2 downto 0)); endmodncount; architecture Behavioral of modncount is signal count: std\_logic\_vector(2 downto 0); begin process(clk) begin if (clr='1') then count <= "000"; elsif (rising edge (clk)) then if (count="100") then count<= "000"; else count<=count+ 1; end if; end if; end process; q<=count; end Behavioral;

Name: Atharva Dhobale

**Division:** BE 3 **Batch:** B9

**Roll no:** E43001

#### **Testbench:**

```
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
-- Uncomment the following library declaration if using
-- arithmetic functions with Signed or Unsigned values
--USE ieee.numeric_std.ALL;
ENTITY hhh IS
END hhh;
ARCHITECTURE behavior OF hhh IS
  -- Component Declaration for the Unit Under Test (UUT)
  COMPONENT modncount
PORT(
clk: IN std_logic;
clr: IN std_logic;
q: INOUT std_logic_vector(2 downto 0)
    );
  END COMPONENT;
 --Inputs
signalclk : std_logic := '0';
signalclr : std_logic := '0';
 --BiDirs
signal q : std_logic_vector(2 downto 0);
 -- Clock period definitions
-- constantclk_period : time := 10 ns;
BEGIN
-- Instantiate the Unit Under Test (UUT)
uut: modncount PORT MAP (
clk =>clk,
clr =>clr,
q \Rightarrow q
    );
 -- Clock process definitions
clk_process :process
begin
                clk<= '0';
                wait for 10 ns;
                clk<= '1';
                wait for 10 ns;
end process;
```

#### **UCF**

Net clkloc="p182"; Net clrloc="p102"; Net q(2) loc="p165"; Net q(2) loc="p166"; Net q(2) loc="p167";







### **Experiment 4**

```
Name: Atharva Dhobale
Roll no: E43001
Division: BE 3 Batch: B9
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD LOGIC ARITH.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;
---- Uncomment the following library declaration if instantiating
---- any Xilinx primitives in this code.
--library UNISIM;
--use UNISIM.VComponents.all;
entity FIFO is
  Port (DI: in std_logic_vector(3)
                                      downto 0);
DO: out std_logic_vector(3
                              downto 0);
RW: in std_logic;
FULL : out std_logic;
RS: in std_logic;
CLK: in std logic);
end FIFO;
architecture Behavioral of FIFO is
begin
process(RS,CLK)
       type memory is Array(0
                                             3)of
                                                     std_logic_vector(3
                                                                           downto 0);
                                     to
                      variablemem: memory;
                      variable r_p:integer range 0
                                                     to
                                                            3;
                      variable w_p:integer range 0
                                                            3;
                                                     to
                      variable overwrite:boolean;
begin
if RS='1' then
DO<="0000";
elsif(CLK'event and CLK='1') then
if RW='1'then
                      if (overwrite=False OR w_p/=r_p) then
                      mem(w_p):=DI;
                              ifw_p=3 then
                                      w_p:=0;
                                      else
                                     w_p:=w_p+1;
                                      overwrite:=False;
                              end if;
                                     end if;
elseif RW='0' then
                      if
                              (overwrite=False OR w_p/=r_p) then
               DO <= mem(r_p);
                              if (r_p=3) then
                                     r_p:=0;
```

```
else
                                     r_p:=r_p+1;
                             end if;
                      end if;
                      end if;
                      if
                                             then
                             w_p=r_p
                      if overwrite=true then
              FULL<='1';
                      else
                             FULL<='0';
                      end if;
                              else
                              FULL<='0';
                             end if;
                             end if:
                      end process;
end Behavioral;
ENTITY SSSA_vhd IS
END SSSA_vhd;
ARCHITECTURE behavior OF SSSA_vhd IS
       -- Component Declaration for the Unit Under Test (UUT)
       COMPONENT fifo
       PORT(
              DI: IN std_logic_vector(3 downto 0);
              RW: IN std_logic;
              RS: IN std_logic;
              CLK: IN std_logic;
              DO: OUT std_logic_vector(3 downto 0);
              FULL: OUT std_logic
              );
       END COMPONENT;
--Inputs
       SIGNAL RW :std_logic := '0';
       SIGNAL RS :std_logic := '0';
       SIGNAL CLK :std_logic := '0';
       SIGNAL DI :std_logic_vector(3 downto 0) := (others=>'0');
       --Outputs
       SIGNAL DO :std_logic_vector(3 downto 0);
       SIGNAL FULL :std_logic;
       constant
                      CLK_period : time := 10 ns;
```

overwrite:=true;

```
-- Instantiate the Unit Under Test (UUT)
uut: fifo PORT MAP(
        DI \Rightarrow DI,
        DO => DO,
        RW \Rightarrow RW,
        FULL => FULL,
        RS \Rightarrow RS,
        CLK \Rightarrow CLK
);
process
begin
        CLK <= '0'
wait for CLK_period/2;
                CLK<='1'
wait for CLK_period/2;
end process;
tb: PROCESS
BEGIN
         RS<='1';
wait for 100 ns;
RS \le 0';
RW \le 1';
DI<="0011";
        -- Wait 100 ns for global reset to finish
        wait for 10 ns;
        RW \le 1';
DI<="0110";
        -- Wait 100 ns for global reset to finish
        wait for 10 ns;
                                                          RW \le 1';
DI<="1100";
        -- Wait 100 ns for global reset to finish
        wait for 10 ns;
        RW \le 1';
DI<="1001";
        -- Wait 100 ns for global reset to finish
        wait for 10 ns;
        -- Place stimulus here
                                  RW \le 0';
        -- Wait 100 ns for global reset to finish
        wait for 10 ns;
        RW<='0';
        -- Wait 100 ns for global reset to finish
        wait for 10 ns;
        RW \le 0';
        -- Wait 100 ns for global reset to finish
        wait for 10 ns;
        WAIT FOR CLK_period*10;
        wait; -- will wait forever
END PROCESS;
```





\* Final Report \*

Final Results

RTL Top Level Output File Name : fifo.ngr

Keep Hierarchy: NO

**Design Statistics** 

# IOs : 12

Cell Usage:

# BELS : 2
# GND : 1
# VCC : 1
# FlipFlops/Latches : 26
# FDCE : 4
# FDE : 22

\_\_\_\_\_\_\_

CPU: 5.92 / 8.26 s | Elapsed: 6.00 / 8.00 s

-->

Total memory usage is 122500 kilobytes

Number of errors : 0 ( 0 filtered) Number of warnings : 0 ( 0 filtered) Number of infos : 0 ( 0 filtered)

### **Experiment 5**

Name: Atharva Dhobale

```
Roll no: E43001
Division: BE 3 Batch: B9
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD LOGIC ARITH.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;
entity lcd is
  Port ( clk,reset : in std_logic;
     RS,EN,RW: out std_logic;
      data : out std_logic_vector(7 downto 0));
end lcd;
architecture Behavioral of lcd is
  type state_type is (s0,s1,s2,s3,s4,s5,s6,s7,s8,s9,s10,s11,
  s12,s13,s14,s15,s16,s17,s18,s19,s20,s21,s22,s23);
  signal state:state_type;
        SIGNAL count:std logic vector(22 downto 0);
  SIGNAL clk1:std_logic;
begin
process(Clk,Reset)
        begin
                if(Clk' event AND Clk='1')then
                count<=count+"0001";
                end if;
                clk1<=count(20);
                end process;
RW<='0';
        process(clk1, reset)
        begin
         if reset = '1' then
                        state <= s0;
                elsif rising_edge(clk1) then
                        if state = s0 then
                                state <= s1;
                                RS<='0'; -- Write commonds to LCD.
                                EN <= '1';
                                data <= "00110000"; -- Function set for 8 bit interface, 1 line mode and
5x7 dot matrix.
                        end if;
                        if state = s1 then
                                state <= s2;
                                EN <= '0';
                        end if;
                        if state = s2 then
                                state \leq s3;
```

```
EN <= '1';
             data <= "00001111"; -- Display cursor and blinking ON.
     end if;
     if state = s3 then
             state <= s4;
              EN <= '0';
     end if;
     if state = s4 then
             state <= s5;
              EN <= '1';
             data <= "00000001"; -- Clear display.
     end if;
     if state = s5 then
             state <= s6;
              EN <= '0';
     end if;
     if state = s6 then
             state <= s7;
             EN <= '1';
              data <= "10000100"; -- Display address.
     end if;
     if state = s7 then
             state <= s8;
             EN <= '0';
     end if;
     if state = s8 then
             RS <= '1'; -- Write data to LCD.
             state <= s9;
             EN <= '1';
              data <= "00101010"; --(*)
     end if;
     if state = s9 then
             state <= s10;
              EN <= '0';
     end if;
if state = s10 then
             state <= s11;
             EN <= '1';
              data <= "01010011"; --S
     end if;
     if state = s11 then
             state <= s12;
              EN <= '0';
     end if;
     if state = s12 then
             state <= s13;
              EN <= '1';
              data <= "01001011"; --K
```

```
end if;
if state = s13 then
        state <= s14;
        EN <= '0';
end if;
if state = s14 then
        state <= s15;
        EN <= '1';
        data <= "01001110"; --N
end if;
if state = s15 then
        state <= s16;
        EN <= '0';
end if;
if state = s16 then
        state <= s17;
        EN <= '1';
        data <= "01000011"; --C
end if;
if state = s17 then
        state <= s18;
        EN <= '0';
end if;
if state = s18 then
        state <= s19;
        EN <= '1';
        data <= "01001111"; --O
end if;
if state = s19 then
        state <= s20;
        EN <= '0';
end if;
if state = s20 then
        state <= s21;
        EN <= '1';
        data <= "01000101"; --E
end if;
if state = s21 then
        state <= s22;
        EN <= '0';
end if;
if state = s22 then
        state <= s23;
        EN <= '1';
        data <= "00101010"; --(*)
end if:
if state = s23 then
        EN <= '0';
```

end if; end if; end process; end Behavioral;





#### Testbench:

```
LIBRARY ieee;
```

USE ieee.std logic 1164.ALL;

- -- Uncomment the following library declaration if using
- -- arithmetic functions with Signed or Unsigned values
- --USE ieee.numeric\_std.ALL;

**ENTITY Icdtest IS** 

**END lcdtest**;

ARCHITECTURE behavior OF lcdtest IS

-- Component Declaration for the Unit Under Test (UUT)

**COMPONENT Icd** 

PORT(

clk1:IN std\_logic;
reset:IN std\_logic;
RS:OUT std\_logic;
EN:OUT std\_logic;
RW:OUT std\_logic;

```
data: OUT std_logic_vector(7 downto 0)
    );
  END COMPONENT;
 --Inputs
 signal clk1 : std_logic := '0';
 signal reset : std_logic := '0';
        --Outputs
 signal RS : std_logic;
 signal EN: std_logic;
 signal RW : std_logic;
 signal data : std_logic_vector(7 downto 0);
 -- Clock period definitions
 constant clk1_period : time := 10 ns;
BEGIN
        -- Instantiate the Unit Under Test (UUT)
 uut: lcd PORT MAP (
     clk1 => clk1,
     reset => reset,
     RS => RS,
     EN => EN,
     RW => RW,
     data => data
    );
 -- Clock process definitions
 clk1_process :process
 begin
                clk1 <= '0';
                wait for clk1_period/2;
                clk1 <= '1';
                wait for clk1_period/2;
 end process;
 -- Stimulus process
 stim_proc: process
 begin
   -- hold reset state for 100 ns.
                        reset<='0';
   wait for clk1_period*10;
   -- insert stimulus here
   wait;
 end process;
END;
```



### UCF:

NET data(0) LOC =P62;

NET data(1) LOC =P63;

NET data(2) LOC =P64;

NET data(3) LOC =P65;

NET data(4) LOC =P67;

NET data(5) LOC =P68;

NET data(6) LOC =P71;

NET data(7) LOC =P72;

NET Clk LOC =P183;

NET reset LOC =P102;

NET RS LOC =P57;

NET EN LOC =P61;

NET RW LOC =P58;

```
Final Report
______
Final Results
RTL Top Level Output File Name : lcd.ngr
Top Level Output File Name
                     : lcd
Output Format
                   : NGC
Optimization Goal
                   : Speed
Keep Hierarchy
                  : No
Design Statistics
# IOs
               : 13
Cell Usage:
# BELS
                : 92
#
   GND
                : 1
#
  INV
               : 2
#
  LUT1
               : 20
#
  LUT2
                : 1
#
                : 3
  LUT2 L
#
  LUT3
                : 3
#
  LUT3_D
                : 1
#
  LUT4
                : 14
  LUT4_D
#
                : 1
#
  LUT4_L
                : 4
#
  MUXCY
                 : 20
#
  VCC
                : 1
  XORCY
#
                : 21
                    : 55
# FlipFlops/Latches
#
  FD
               :21
#
  FDC
               : 22
#
  FDCE
                : 1
#
   FDE
               : 10
   FDP
#
                : 1
# Clock Buffers
                : 2
   BUFG
                : 1
#
   BUFGP
                : 1
# IO Buffers
                 : 12
#
  IBUF
                : 1
   OBUF
                : 11
______
Total REAL time to Xst completion: 4.00 secs
```

Total REAL time to Xst completion: 4.00 secs Total CPU time to Xst completion: 3.89 secs

-->

Total memory usage is 4509380 kilobytes Number of errors : 0 ( 0 filtered) Number of warnings : 3 ( 0 filtered) Number of infos : 0 ( 0 filtered)

Roll No.: E43001 Batch: B9 Div: 3

## **INVERTER**





## With Capacitor





Roll No.: E43001 Batch: B9 Div: 3

## **NAND**





# With Capacitor





**Roll No.: E43001** Batch: B9 Div: 3

## **NOR**





## With Capacitor





**Roll No.: E43001** Batch: B9 Div: 3

**Mux 2:1 using Transmission gate** 





Roll No.: E43001 Batch: B9 Div: 3

**Mux 2:1 using Conventional gate (NAND gate)** 





**Roll No.: E43001** Batch: B9 Div: 3

## Half adder





**Roll No.: E43001** Batch: B9 Div: 3

## **SRAM**



